# TPPM0115 SWITCH MODE SYNCHRONOUS BUCK CONTROLLER

SLVS371A- MARCH 2001 - REVISED JUNE 2001

#### features

- DC-DC Synchronous Buck Controller
- Switching Frequency, 200 kHz (Typ)
- Programmable Output Voltage,
   1 V to 2.5 V ±2%
- Power Good Function (PWRGD)
- Input Voltage, 12 V ±5%
- Drive High Load Current With External Components

#### applications

- PC Motherboard, Voltage Regulation for System Power
- DDR Memory Supply (V<sub>DDQ</sub> or V<sub>TT</sub>)
- RDRAM Memory Supply (V<sub>DDQ</sub>)
- General Purpose Synchronous Switch Mode Controller

#### 

NC - No internal connection

#### description

The TPPM0115 is a synchronous buck controller capable of driving two external power FETs 180° out of phase. The device requires a minimum of external standard filter components and switching FETs to regulate the desired output voltage. This is achieved with an internal switching frequency of 200 kHz (typical).

The TPPM0115 switch mode controller and associated circuitry provide efficient voltage regulation of greater than 85%. The output voltage is set by two external resistors. During power up, when the output voltage reaches 90% of the desired value, the power good (PWRGD) output is transitioned high after a short delay of 1 ms to 5 ms. During power down, when the output voltage falls below 90% of the set value, the PWRGD output is pulled low without any delay.

In the event the set output is in an over-voltage condition due to a system fault, the drive to the lower FET turns on to correct the fault. There is a dead time between switching one FET ON while the other FET is switching OFF to prevent cross conduction.

The TPPM0115 is capable of driving high static load currents with minimal ripple on the output (<2%). The phase sense input is used to sense the flow of current through the inductor during flyback to minimize ripple on the output.

To optimize output filter capacitance, the voltage mode control is based on a fixed ON time during the start of the cycle and hysteretic control during load transients. This allows the device to respond and maintain the set regulation voltage.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLVS371A- MARCH 2001 - REVISED JUNE 2001

### functional block diagram



### **Terminal Functions**

| TERMINAL |     |     | PERCEIPTION                              |  |  |  |
|----------|-----|-----|------------------------------------------|--|--|--|
| NAME     | NO. | 1/0 | DESCRIPTION                              |  |  |  |
| DRVH     | 5   | 0   | Output for upper FET gate drive          |  |  |  |
| DRVL     | 6   | 0   | Output for lower FET gate drive          |  |  |  |
| GND      | 8   | 0   | Ground                                   |  |  |  |
| NC/TEST  | 3   | 0   | o connection, used for test purpose only |  |  |  |
| PHASE    | 4   | - 1 | Phase sense input                        |  |  |  |
| PWRGD    | 2   | 0   | pen-drain output for power good function |  |  |  |
| SEN      | 7   | I   | Sense input                              |  |  |  |
| VCC      | 1   | I   | Input voltage                            |  |  |  |

# TPPM0115 SWITCH MODE SYNCHRONOUS BUCK CONTROLLER

SLVS371A- MARCH 2001 - REVISED JUNE 2001

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Unregulated input voltage, V <sub>CC</sub> (see Notes 1 and 2)                        | 24 V                                                                                                                 |
|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Drive output voltage, V <sub>(DRVH)</sub> and V <sub>(DRVL)</sub> (see Notes 1 and 3) |                                                                                                                      |
| Power good voltage, V <sub>(PWRGD)</sub> (see Notes 1 and 2)                          |                                                                                                                      |
| Feedback voltage, V <sub>(SEN)</sub> (see Notes 1 and 2)                              | 7 V                                                                                                                  |
| Phase sense voltage, V <sub>(PHASE)</sub> (see Note 3)                                | $\dots \dots $ |
| Continuous power dissipation, P <sub>D</sub>                                          | 0.4 W                                                                                                                |
| Electrostatic discharge susceptibility, V <sub>(HBMESD)</sub> (see Note 4)            | $\dots \dots $ |
| Operating ambient temperature range, T <sub>A</sub>                                   | $0^{\circ}$ C to $70^{\circ}$ C                                                                                      |
| Storage temperature range, T <sub>stg</sub>                                           | $-65^{\circ}$ C to $150^{\circ}$ C                                                                                   |
| Lead temperature (soldering, 10 sec) T <sub>LEAD</sub>                                | 260°C                                                                                                                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltage values are with respect to GND.
  - 2. Absolute negative voltage values on these terminals should not be below  $-0.5\ V$ .
  - 3. Absolute negative voltage values on these terminals should not be below -1 V.
  - 4. The human body model is a 100-pF capacitor discharged through a 1.5-k $\Omega$  resistor into each terminal.

#### recommended operating conditions

|                                               | MIN  | NOM | MAX  | UNIT |
|-----------------------------------------------|------|-----|------|------|
| Unregulated input voltage, VCC                | 11.4 |     | 12.6 | V    |
| Drive output current, I(DRVH) and I(DRVL)     |      | 500 |      | mA   |
| Power good voltage, V(PWRGD)                  |      | 5   |      | V    |
| Feedback voltage, V(SEN)                      |      | 1   |      | V    |
| Phase sense voltage, V(PHASE)                 |      | 0   |      | V    |
| Continuous power dissipation, PD              |      | 100 |      | mW   |
| Operating ambient temperature, T <sub>A</sub> |      | 55  |      | °C   |



# TPPM0115 SWITCH MODE SYNCHRONOUS BUCK CONTROLLER

SLVS371A- MARCH 2001 - REVISED JUNE 2001

## dc electrical characteristics, $T_A$ = 0°C to 55°C, $V_{CC}$ = 12 V (unless otherwise noted)

|                       | PARAMETER                   | TEST C                                                                                                                                                          | TEST CONDITIONS                                     |     |                     | MAX           | UNIT |  |
|-----------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----|---------------------|---------------|------|--|
| VOUT                  | Output voltage              | V <sub>CC</sub> = 11.4 V to 12.6 V, I <sub>L</sub> = 5 A to 10 A,<br>See Figure 8 for external components,<br>R <sub>1</sub> = 0, R <sub>2</sub> is not present |                                                     | 1   |                     |               | V    |  |
| η                     | Efficiency                  | I <sub>L</sub> = 10 A,                                                                                                                                          | See Figure 8                                        | 86% |                     |               |      |  |
| IQ                    | Quiescent current           | V(SEN) = <1 V or ><br>VOUT = 1 V to 1.3 \                                                                                                                       | V(SEN) = <1 V or >1.3 V,<br>VOUT = 1 V to 1.3 V     |     | 2                   |               | mA   |  |
| ΔVO(ΔΙΟ)              | Load regulation             |                                                                                                                                                                 |                                                     |     |                     |               |      |  |
| ΔV <sub>O</sub> (ΔVI) | Line regulation             | See Figure 8                                                                                                                                                    | See Figure 8                                        |     |                     | 1%            |      |  |
|                       | Temperature regulation      |                                                                                                                                                                 |                                                     |     |                     |               |      |  |
| VOH(DRVH)             |                             | $V_{(SEN)} = 0.9 V,$                                                                                                                                            | I <sub>OH</sub> = 200 mA                            | \   | V <sub>CC</sub> -3V |               | .,   |  |
| VOL(DRVH)             | Upper drive output voltage  | $V_{(SEN)} = 1.2 V,$                                                                                                                                            | $I_{OL} = -200 \text{ mA}$                          |     |                     | 1             | V    |  |
| VOH(DRVL)             | Lower drive output voltage  | V(SEN) = 1.2 V,<br>V(PHASE) < 0 V                                                                                                                               | I <sub>OH</sub> = 200 mA                            |     | 5                   |               | V    |  |
| VOL(DRVL)             | 1                           | $V_{(SEN)} = 0.9 V$                                                                                                                                             | $I_{OL} = -200 \text{ mA}$                          |     |                     | 1             |      |  |
| ΊΗ                    | 5                           | V(SEN) = 0.9 V,                                                                                                                                                 | V(PHASE) = 5 V                                      |     | 100                 |               |      |  |
| I <sub>IL</sub>       | Phase input current         | V(SEN) = 1.2 V,                                                                                                                                                 | V(PHASE) = -0.3 V                                   |     | -50                 |               | μА   |  |
| V(PWRGD)              | Sense output voltage for    | Ramp up sense inputransition to high                                                                                                                            | Ramp up sense input until PWRGD transition to high  |     |                     | VOUT*<br>0.96 | V    |  |
|                       | PWRGD detection range       | Ramp down sense i transition to low                                                                                                                             | Ramp down sense input until PWRGD transition to low |     |                     | Vолт*<br>0.71 | v    |  |
| IBIAS                 | Sense feedback bias current | V(SEN) = 1.08 V                                                                                                                                                 |                                                     |     |                     | 5             | μΑ   |  |

## ac electrical characteristics, $T_A$ = 0°C to 55°C, $V_{CC}$ = 12 V (unless otherwise noted)

|                              | PARAMETER                                   | TEST CONDITIONS                                                                                                    |   | TYP | MAX | UNIT |  |
|------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---|-----|-----|------|--|
| $f_{\text{SW}}$              | Switching frequency                         | Measured at DRVH terminal                                                                                          |   | 200 |     | kHz  |  |
|                              | Output vice time for both DDV// and DDV//   | $V_{(DRVH)} \rightarrow 0 \text{ V to 8 V}, \qquad V_{(SEN)} \rightarrow 1.1 \text{ V to } 0.9 \text{ V}$          |   | 50  |     |      |  |
| t <sub>r</sub>               | Output rise time for both DRVH and DRVL     | $V_{(DRVL)} \rightarrow$ 0 V to 8 V, $V_{(SEN)} \rightarrow$ 0.9 V to 1.1 V                                        |   | 50  |     | ns   |  |
| 4.                           | Output fall times for both DDV/I Land DDV/I | $V_{(DRVH)} \rightarrow$ 8 V to 0 V, $V_{(SEN)} \rightarrow$ 0.9 V to 1.1 V                                        |   | 50  |     |      |  |
| t <sub>f</sub> Output fal    | Output fall time for both DRVH and DRVL     | $V_{(DRVL)} \rightarrow 8 \text{ V to 0 V}, \qquad V_{(SEN)} \rightarrow 1.1 \text{ V to 0.9 V}$                   |   | 50  |     | ns   |  |
| t <sub>d</sub>               | Power good signal delay                     | Delay time for $V(SEN) > V(PWRGD)$ to PWRGD transitioning high                                                     | 1 |     | 5   | ms   |  |
|                              | Dead time between DRVH and DRVL             | $V(SEN) \rightarrow 1.1 \text{ V to } 0.9 \text{ V},$ Delay between $V(DRVL)$ at 0 V and $V(DRVH) = 1.5 \text{ V}$ |   | 50  |     |      |  |
| <sup>t</sup> dt <sub>s</sub> | switch conduction                           | $V(SEN) \rightarrow 0.9 \text{ V to 1.1 V},$ Delay between $V(DRVH)$ at 0 V and $V(DRVL) = 1.5 \text{ V}$          |   | 50  | ·   | ns   |  |

#### thermal characteristics

|                 |                                        | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Thermal impedance, junction-to-case    |     |     | 50  | °C/W |
| $R_{\theta JA}$ | Thermal impedance, junction-to-ambient |     |     | 178 | °C/W |





Figure 1. Dead Time Between Gate Drives Upper Switching OFF and Lower Switching ON



Figure 2. Dead Time Between Gate Drives Upper Switching ON and Lower Switching OFF





Figure 3. Output Voltage Ripple (Offset = 2.5 V) With NO Load



Figure 4. Output Voltage Ripple (Offset = 2.5 V) With 6 A Load





Figure 5. Output Voltage Ripple (Offset = 2.5 V) With 12 A Load



Figure 6. Output Voltage Ripple (Offset = 2.5 V) With Dynamic Load Switching (1 A to 8 A)



Figure 7. System Efficiency With Load Current (2.5-V Output)



#### **APPLICATION INFORMATION**



NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.

- B. The feedback (sense) trace should be kept from the inductor flux.
- C. The 1500-μF capacitor should have a low ESR to minimize output voltage ripple.
- D. External FETs are MTD3302 or PHD55N03LT.
- E. Set the resistor values on the SEN terminal using the following formulas:

$$\label{eq:Vout} V_{\mbox{OUT}} = \frac{V_{\mbox{ref}}(\mbox{R1} + \mbox{R2})}{\mbox{R2}}, \ \ \mbox{where} \ \mbox{V}_{\mbox{ref}} = \ \mbox{1 V}$$

- F. Maximum efficiency is dependent on proper selection of external components.
- G. Line and load regulation is dependent on proper selection of external components.

Optional: When resistor feedback network is not used,  $V_{OUT}$  must be connected directly to SEN input to provide output regulation at  $V_{OUT} = V_{ref}$ .

Figure 8. Typical Application Schematic

### **APPLICATION INFORMATION**



- NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.
  - B. The performance of the regulator depends on the proper selection of the external components for the application.

Figure 9. Application Schematic for DDR Memory  $V_{\mbox{\scriptsize DDQ}}$  and  $V_{\mbox{\scriptsize TT}}$  Supplies



#### **APPLICATION INFORMATION**



NOTES: A. The heavy lines must be kept short and connected to the ground plane construction for efficient results.

B. The performance of the regulator depends on the proper selection of the external components for the application.

Figure 10. Application Schematic for RAMBUS Memory V<sub>DDQ</sub> and V<sub>CORE</sub> Supplies



SLVS371A- MARCH 2001 - REVISED JUNE 2001

#### **MECHANICAL DATA**

### D (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated